# A Expandable and Extendable High-order Semi-MASH Sigma-Delta Modulator

Chon-In Lao, Seng-Pan U 1 and R. P. Martins 2

Analog and Mixed-Signal VLSI Laboratory, FST, University of Macau, Macao, China
1 – Chipidea Microelectronics (Macau) Ltd.,
2 – On leave from Instituto Superior Técnico/UTL, Lisbon, Portugal

#### **ABSTRACT**

This paper presents a high-order semi-MASH oversampling modulator which based on the application of stage feedback and using appropriate error cancellation logic. The modulator can spread the Noise Transfer Function (NTF) zero of first-order noise-shaping per stage and keep constant overload region regardless of the stage number. Furthermore, the proposed semi-MASH sub-stage will transfer to bandpass counterpart and combine with an existed optimize 2-1Lmb topology to achieve an expandable and extendable architecture. Behavioral simulations with MATLAB and SIMULINK demonstrate the performance of the proposed architecture.

#### **KEY WORDS**

Sigma Delta Modulation, MASH, Analog-to-Digital Converter

# 1. INTRODUCTION

Modern electronic systems used in wireline and wireless communications require both high data rate and low power consumption for portable commercial products. The analog-to-digital converter is being pushed to operate at several to tens of MHz bandwidth with 10- to 16- bit resolution and low power consumption. Traditionally, Nyquist-rate ADC using pipeline technology is well suited for MHz range applications [1]. However, when resolution and linearity increase, the design headroom becomes tighter, multi-standard is necessary and cost optimization is more relevant. technology will become insufficient and inefficient to fulfill the specification. As small oversampling ratio is always needed to relax the analog frond-end, low OSR sigma-delta technology is another technique that can be used to implement such high-resolution widebandwidth ADC [2].

Cascade oversampling modulator (MASH) is one of the popular low OSR sigma-delta technologies [3-6]. Comparing it with single-

stage sigma-delta technology, it doesn't suffer from the unconditional stability causing large systematic SNR loss and overload region. MASH topology comprises noise-shaping and error-cancellation techniques, which leads to a greater system relaxation since the unconditional stability doesn't occur. However, traditional MASH topology suffers from several problems, namely, stage overload, noise-shaping extension (spread NTF zero) and sensitive to weight mismatch. If the first and successive stages are second-order SDM, the effect of weight mismatch will be reduced and the NTF zero can be spread, resulting in higher SNOR [7] (Figure 1). However, more attenuation will be needed in the signal being transmitted from stage to stage to prevent the problem of overload. This will cause systematic SNQR loss and the overload point will be larger as the number of stages increases. If the successive stages are of firstorder, the overload of each stage will be relaxed, but NTF zero is forced into DC and more sensitive to the weight mismatch. There exists a trade-off between the mismatch sensitive, noiseshaping extension and stage overload in traditional MASH topology.

A novel semi-MASH topology (1+1-...) will be presented in this paper that solves both stage and noise-shaping simultaneously [8, 9]. It follows a new structural principle of introducing feedback within each MASH stage that has first-order noise-shaping. It merges two individual first-order MASH stages with feedback that will become an equivalent second-order noise-shaping with a pair of controllable NTF zeros. Furthermore, the proposed semi-MASH technique can be transfer to the bandpass counterpart. Combined with existed optimize 2-1Lmb topology [3], an highorder extendable and expandable bandpass noiseshaping can be achiebed. In section II the proposed lowpass semi-MASH architecture will study and simulation results will presente. In section III, an high-order extendable and expandable bandpass noise-shaping will design. Conclusions will be drawn in section IV.



Figure 1. Peak SNQR vs. Noise-Shaper order with 8xOSR

#### 2. Architecture Study

The proposed novel architecture of a semi-MASH sub-stage is shown in Figure 2. The analog part of a high-order sigma-delta modulator includes a chain of Semi-MASH substages, each of them consisting of two first-order sigma-delta modulators. These comprise a halfdelay integrator in the forward path and a halfdelay in the feedback path. The minimum-noiseshaping-per-stage is used to minimize the overload region to 0dB independently of the number of stages. It results in an expandable architecture [2]. Traditionally, MASH architectures are obtained from the that first-order sigma-delta combination of

modulators will force all zeros to be located at DC. Moreover, the pattern noise and tone in the first stage is very large due to the usage of one-order noise-shaping. If imperfect digital cancellation occurs, the color noise and tone will leak to the final output and will imply a larger distortion.

In the proposed Semi-MASH topology (1+1-...), a stage feedback path is applied to merge these two first-order SDM stages. It can spread two NTF zeros from DC by appropriate control of the feedback and using adequate error cancellation logic. On the other hand, the feedback acts as dithering for the first stage SDM to suppress the pattern noise and tone. Imperfect cancellation will only cause white noise leakage but not distortion. If perfect cancellation occurs, the signal transfer function and noise transfer function of the proposed Semi-MASH are obtained as presented in  $(1) \sim (3)$ . The digital cancellation logic used to cancel the internal quantizer error can be expressed as  $(4) \sim (5)$ . Where the NTF zero location is given by (6) and if N is odd, one additional NTF zero appears at DC. The overall modulator output is the summation of all sub-stage output multiply by the corresponding cancellation logic.



Figure 2. Block Diagram of a Semi-MASH sub-stage.

$$STF = G_{1} \times \left(z^{-\frac{1}{2}}\right)^{N}$$

$$(1)$$

$$NTF_{N}|_{N \text{ is odd}} = \left(1 - z^{-1}\right) \times \frac{\prod_{i=1}^{(N-1)/2} \left(1 + \left(G_{2i}\beta_{(2i-1)2i} - 2\right)z^{-1} + z^{-2}\right)}{\prod_{i=2}^{N} G_{i}}$$

$$NTF_{N}|_{N \text{ is odd}} = \left(1 - z^{-1}\right) \times \frac{\prod_{i=1}^{(N-1)/2} \left(1 + \left(G_{2i}\beta_{(2i-1)2i} - 2\right)z^{-1} + z^{-2}\right)}{\prod_{i=2}^{N} G_{i}}$$

$$Hy_{n}|_{z_{n-n-dd}} = \left(z^{-\frac{1}{2}}\right)^{(N-n)} \times \frac{\prod_{i=1}^{(N-1)/2} \left(1 + \left(G_{2i}\beta_{(2i-1)2i} - 2\right)z^{-1} + z^{-2}\right)}{\prod_{i=2}^{n} G_{i}}$$

$$Hy_{n}|_{z_{n-n-dd}} = \left(z^{-\frac{1}{2}}\right)^{(N-n)} \times \frac{\prod_{i=1}^{N/2-1} \left(1 + \left(G_{2i}\beta_{(2i-1)2i} - 2\right)z^{-1} + z^{-2}\right)}{\prod_{i=2}^{n} G_{i}} \times \left(1 + \left(G_{n}\beta_{(n-1)n} - 1\right)z^{-1}\right)$$

$$f\theta_{i} = \pm \frac{fs}{2\pi} \cos^{-1} \left(1 - \frac{G_{2i}\beta_{(2i-1)2i}}{2}\right) \quad \text{for} \quad i = 1 \sim floor\left(\frac{N}{2}\right)$$

$$(5)$$

The designation of semi-MASH will stand for two stages not individualized and merged into a half-MASH structure. The notation 1+1 stands for the following meaning: two first-order noiseshaping are added together to become a secondorder noise-shaping (1+1=2). This Semi-MASH topology contains two main benefits: firstly, it reduces the systematic loss by using minimizenoise-shaping-per-stage to keep 0 dB overload point regardless of the number of stages; secondly, it extends the noise-shaping by appling a feedback within each stage and using appropriate error cancellation logic to spread the NTF zero within the bandwidth. The color noise due to first-order noise-shaping will also be suppressed by the stage feedback. When compared with traditional MASH designs and their corresponding trade-offs, the proposed topology will result in a higher performance and more systematic design flow, with a higher degree of design flexibility and optimization.

Behavior simulations have been done in MATLAB and SIMULINK to verify the novel proposed architecture, using 8x OSR and 1.5-bit internal quantizer. The input level is normalized to the quantizer full swing which minimizes the quantization error. The sampling frequency is normalized to 1 and bandwidth to 0.0625. In Figure 3, the plus marker stands for MASH 1-1-... from 2 to 6 numbers of stages and circle marker stands for Semi-MASH 1+1-... from 2 to 6 numbers of stages. The proposed Semi-MASH is more efficient increasing SNQR when compared with the traditional architecture. The overload point occurs after 0 dB for both architectures due to the use of minimum-noiseshaping-per-stage.

An 8xOSR 1.5-bit 5th-order cascade SDM will be explored as a design example. Figure 4 shows

the in-band output PSD and SNQR from MASH 1-1-1-1-1 with input signal level swept. All zeros are forced to be located at DC and the peak SNQR is 67dB whereas the peak SFDR is 76dB. Figure 5 shows the in-band output PSD and SNQR from Semi-MASH 1+1-1+1-1 with input signal level swept. The NTF zero is spread equally within the signal bandwidth and results in lower noise floor. The peak SNQR is 81dB and the peak SFDR is 88dB. More than 14dB SNQR and DR, and 12dB SFDR is gained from the Semi-MASH architecture. The proposed semi-Mash will not suffer form the stability problem.



Figure 3. In-band Output PSD and SNQR vs. Input Signal Level with all 5 NTF zero locate at DC.



Figure 4. In-band Output PSD and SNQR vs. Input Signal Level with 5 NTF zero equally spread within the bandwidth.



Figure 5. SNQR vs. NTF Zero Location (Contour Plot).

As shown in Figure 1, the SNQR of a 5th order 1.5-bit semi-MASH is higher than a 6th order 1.5-bit MASH. The proposed Semi-MASH architecture reduces one stage and increases power efficiency. We can sweep the NTF zero location to get the optimized NTF zero location. Figure 6 shows the contour plot of SNQR vs. two pair of NTF zero location that is controlled by the stage feedback coefficient  $\beta$ . Since this is a 5th order modulator, one zero is located at DC. As shown in Figure 6, the contour plot is symmetrical and the maximum SNQR occurs at the NTF zero near equally spread. When we have the NTF zero location, we can get the value of the stage feedback coefficient  $\beta$  using (6). The proposed topology introduces an idea to extend the SNQR by add a feedback within two stages.

# 3. Exbandable and Expandable Bandpass Modulator

The new idea of stage feedback can be extended to other existing sigma-delta topologies such as bandpass, complex, parallel and continuous cascade single/multi-bit SDM to achieve an optimum design. This section will present an example which transfer the proposed semi-MASH sub-stage to bandpass counterpart and combined with existed 2-1Lmb topology. The block diagram of the proposed expandable and extendable high-order bandpass semi-MASH sigma-delta modulator is shown in Figure 1 including the gains associated to different blocks. It is a combination of a bandpass version of 2-1Lmb [2] and semi-MASH technique. The analog part comprises a 4th-order bandpass sigma-delta modulator as the first stage followed by a chain of semi-MASH sub-stages. The first stage quantization gain is 4 to reduce the internal resonator swing and its noise transfer function (NTF) has two zeros at fs/4. On the other hand, its quantizer error will be attenuated by a factor of 2 and also asymmetric coupling will be provide to the subsequent stage in order to minimize the overload region, introducing a systematic loss of 2, i.e., 1-bit loss into the overall noise attenuation. Each semi-MASH substage consists of two 2nd-order bandpass sigmadelta modulators with a feedback sum in between. A quantization gain of 2 is introduced in each modulator to reduce the internal resonator swing.

$$Y = \sum_{i=1}^{N} (H_{i} \times Y_{i}) = X \times STF + E_{N} \times NTF_{N}$$

$$(8) \qquad H_{0} = z^{-n} \times \left(1 + (1 + z^{-2})^{2}\right)$$

$$(12) \qquad STF = z^{-n}$$

$$(9)$$

$$H_{i}|_{even} = 2 \times z^{-(n-i)} \times \left(1 + z^{-2}\right)^{2} \times \left(1 + (1 - \beta_{(n-1)n})z^{-2}\right) \times \prod_{i=1}^{i-2-1} \left(1 + (2 - \beta_{(2i-1)2i})z^{-2} + z^{-4}\right)$$

$$(13)$$

$$NTF_{n}|_{odd} = \left(1 + z^{-2}\right)^{3} \times \prod_{i=1}^{(n-1)/2} \left(1 + (2 - \beta_{(2i-1)2i})z^{-2} + z^{-4}\right)$$

$$(14)$$

$$NTF_{n}|_{even} = \left(1 + z^{-2}\right)^{2} \times \prod_{i=1}^{n/2} \left(1 + (2 - \beta_{(2i-1)2i})z^{-2} + z^{-4}\right)$$

$$(14)$$

$$NTF_{n}|_{even} = \left(1 + z^{-2}\right)^{2} \times \prod_{i=1}^{n/2} \left(1 + (2 - \beta_{(2i-1)2i})z^{-2} + z^{-4}\right)$$

$$(15)$$

$$Y = \sum_{i=1}^{N} (H_{i} \times Y_{i}) = X \times STF + E_{N} \times NTF_{N}$$

$$(10)$$

$$H_{i}|_{even} = \left(1 + z^{-2}\right)^{3} \times \prod_{i=1}^{(n-1)/2} \left(1 + (2 - \beta_{(2i-1)2i})z^{-2} + z^{-4}\right)$$

$$(14)$$

$$Y = \sum_{i=1}^{N} (H_{i} \times Y_{i}) = X \times STF + E_{N} \times NTF_{N}$$

$$(15)$$

$$Y = \sum_{i=1}^{N} (H_{i} \times Y_{i}) = X \times STF + E_{N} \times NTF_{N}$$

$$(16)$$

$$Y = \sum_{i=1}^{N} (H_{i} \times Y_{i}) = X \times STF + E_{N} \times NTF_{N}$$

$$(17)$$

$$Y = \sum_{i=1}^{N} (H_{i} \times Y_{i}) = X \times STF + E_{N} \times NTF_{N}$$

$$(19)$$

$$Y = \sum_{i=1}^{N} (H_{i} \times Y_{i}) = X \times STF + E_{N} \times NTF_{N}$$

$$(19)$$

$$Y = \sum_{i=1}^{N} (H_{i} \times Y_{i}) = X \times STF + E_{N} \times NTF_{N}$$

$$(19)$$

$$Y = \sum_{i=1}^{N} (H_{i} \times Y_{i}) = X \times STF + E_{N} \times NTF_{N}$$

$$(110)$$

$$Y = \sum_{i=1}^{N} (H_{i} \times Y_{i}) = X \times STF + E_{N} \times NTF_{N}$$

$$(111)$$

$$Y = \sum_{i=1}^{N} (H_{i} \times Y_{i}) = X \times STF + E_{N} \times NTF_{N}$$

$$Y = \sum_{i=1}^{N} (H_{i} \times Y_{i}) = X \times STF + E_{N} \times NTF_{N}$$

$$Y = \sum_{i=1}^{N} (H_{i} \times Y_{i}) = X \times STF + E_{N} \times NTF_{N}$$

$$Y = \sum_{i=1}^{N} (H_{i} \times Y_{i}) = X \times STF + E_{N} \times NTF_{N}$$

$$Y = \sum_{i=1}^{N} (H_{i} \times Y_{i}) = X \times STF + E_{N} \times NTF_{N} \times NTF_{N}$$

$$Y = \sum_{i=1}^{N} (H_{i} \times Y_{i}) = X \times STF + E_{N} \times NTF_{N} \times NTF_{N$$

Figure 6. Generic (4+2×n)-th-order bandpass semi-MASH sigma-delta modulator with 4-2+2-...-2+2mb topology



Figure 7. SNQR vs. loop order with different topology for 8xOSR

In the proposed architecture, the feedback within the sub-stage can spread the two NTF zeros away from fs/4 though appropriate control and using the adequate error cancellation logic. If perfect cancellation occurs, the signal (STF) and noise (NTF) transfer functions of the proposed semi-MASH can be obtained as presented from (8)  $\sim$  (11), where the digital cancellation logic, used to eliminate the internal quantizer error can be expressed by (12)  $\sim$  (14). The location of the NTF zero location is given by (15) and if n is odd, one additional NTF zero occurs at fs/4 as express in (10).

Based on the above architecture and corresponding equations an 8xOSR 12th-order (4+2×4) 1.5-bit band-pass semi-MASH sigma-delta modulator has been designed to demonstrate the superior behavior of the proposed structure. To maximize the SNQR and minimize the coefficient spread, a gain weight of 1/9 is selected for both  $\beta 12$  and  $\beta 34$ . Totally 6 NTF zeroes (3 double-zeros) will exist which are located at [0.25-0.0267, 0.25, 0.25+0.0267]×fs. Figure 7 shows the 3D plot of the SNQR versus the input signal level and the PSD within the bandwidth. The SNR curve shows that -1dBFS overloading point is achieved and 90% of the modulator full scale can be used. The output PSD shows that the proposed topology will not be affected by stability since the input signal level is less than -1 dBFS. Comparing the results of this semi-MASH architecture with a 4-2Lmb topology, a more aggressive noise shaping is obtained, on the other hand, comparing it to 4-4Lmb topology, the overload region is now smaller and the systematic loss is avoided due to

scaling down the inter-stage quantizer error coupling gain.

Figure 8 shows the SNQR curves and a detailed zoom view for different MASH topologies, with Table I showing their performances summary for 8xOSR. The gray dotted line (a~b) are 12th-order 4-24mb MASH with all NTF zeros forced to DC with (a) having 1-bit internal quantizer and -5 dB overloading point (OL) and (b) having 1.5 bit internal quantizer with -1 dB overloading point. Since a 3-level DAC is inherently linear in differential implementation, comparing it to 1-bit internal quantizer, it will be more effective to use a 1.5 bit internal quantizer in order to minimize the overload region. Then, (c) represents a 12th-order semi-MASH with all  $\beta$  gains equal to 1/9, resulting in a larger 17 dB SNQR gain when compared to (a); (d~f) are obtained from 8th-, 10th- and 12thorder Semi-MASH architectures with 1.5-bit internal quantizers, when led to -1dB constant overload point. In the case of the proposed topology (f) it achieves 88dB SNOR with a gain of 18dB SNQR over the traditional 4-2Lmb topology

Just like most of MASH-type sigma-delta modulators, the inter-stage quantization error leakage is the main drawback that might damage the overall performance. There are three main paths contributing to mismatch leakages: the resonator's feed-forward path gains, the DAC's linearity and the feedback factor  $\beta$ 's. Since all resonator's gains of the semi-MASH sub-stage are set to unity, the mismatch in the signal path can be avoided by applying a mismatch-free technique, which will be presented next. The 4th-order bandpass sigma-delta modulator used as first stage contributes for the suppression of all mismatches leakages through a 4th-order band-pass noise shaping. Figure 9 shows the histogram of SNR of-1 dBFS input with different capacitor ratio mismatch standard deviation of the DAC's and the feedback factor β's with 100 Monte-Carlo simulations. Worst case 78-dB SNR is achieved for 0.1% standard deviation in capacitor ratio. Dynamic element matching and calibration technique could be applied to suppression the mismatch leakage. A band-pass DEM technique can also be applied to the DAC, which will be equivalent to apply a high-order noise-shaping (first-stage with a 4th-order noise shaping and a band-pass DEM noise-shaping) for the suppression of the DAC's linearity leakages more effectively.

TABLE I PERFORMANCE SUMMARY FOR DIFFERENCE TOPOLOGY

| Topology                        | SNQ<br>R | OL    |
|---------------------------------|----------|-------|
| a. 4-2-2-2 MASH; 1-bit          | 60 dB    | -5 dB |
| b. 4-2-2-2 MASH; 1.5-bit        | 70 dB    | -1 dB |
| c. 4-2+2-2+2 semi-MASH; 1-bit   | 77 dB    | -5 dB |
| d. 4-2+2 semi-MASH; 1.5-bit     | 62 dB    | -1 dB |
| e. 4-2+2-2 semi-MASH; 1.5-bit   | 73 dB    | -1 dB |
| f. 4-2+2-2+2 semi-MASH; 1.5-bit | 88 dB    | -1 dB |



Figure 8. SNQR vs. loop order with different topology for 8xOSR



Figure 9. SNQR vs. weight mismatch standard deviation

## 4. CONCLUSION

By adding feedback within individual MASH substage, the proposed semi-MASH architecture provides the opportunity to spread the NTF zero and minimize the stage overload. Based on the proposed principle, an expandable and extendable architecture can be achieved by combined the exist approach. Furthermore, it can be transfer to bandpass counterpart. The design results in both higher modulator performance and systematic approach. Future work will be continuous develop the proposed principle to other possibility and implement a high-bandwith high-resolution ADC with proposed architecture.

### 4. ACKNOWLEDGEMENT

This work was financially supported by University of Macau under the research grant with Ref no: RG 027/04-05S/MR/FST

#### REFERENCES

- João Goes, João C. Vital, and José Franca, Systematic design for optimisation of pipelined ADCs, Kluwer Academic Publishers; April 2001.
- [2] S.R.Norsworthy, R. Schereier, and G.C.Temes(Editors), "Delta-Sigma Data Converters: Theory, Design and Simulation," IEEE Press. 1996.
- R.del Río, J.M. de la Rosa, B.Pérez-Verdú, M. Delgado-Restituto, R. Dominguez-Castro, F.Medeiro, and A. Rodríguez-Vázquez, "Highly linear 2.5-V CMOS ΣΔ modulator for ADSL+", IEEE Transactions on Circuits and Systems I: Fundamental Theory and Applications, Volume: 51, Issue: 1, pp. 47-62, January 2004
- [4] F. Medeiro, et al.; "Fourth-order cascade SC ΣΔ modularots: A comparative study", IEEE Tran on CAS II:Analog Digit. Signal Process., vol. 45, No. 10, pp. 1041-1051, Oct. 1998
- [5] Markus, J., et al.; "An efficient ΣΔ ADC architecture for low oversampling ratios", IEEE Tran on CAS I: Fundamental Theory and Applications, vol. 51, No. 1, pp.63-71, January 2004
- [6] Chang, T.-H., et al.; "Resonator-based multistage ΣΔ modulator for wideband applications with improved dynamic range", IEE Electronics Letters, vol. 40, No. 11, pp.652-654,May. 2004
- [7] Richard Schreier; "An Empirical Study of High-Order Single-Bit Delta-Sigma Modulators", IEEE Trans. on CAS-II, vol.40, No.:8, pp. 461-466, August 1993
- [8] Chon-In Lao, Seng-Pan U and R.P. Martins "A Novel Semi-MASH Sub-stage for Highorder Cascade Sigma-Delta Modulator", in Proc. of ISCAS'05,Kobe, Japan, pp. 3095-3098; May 2005.
- [9] Chon-In Lao, Seng-Pan U and R.P. Martins "A Novel Effective Bandpass Semi-MASH Sigma-Delta Modulator with Double-Sampling Mismatch-Free Resonator", to be appear in Proc. of ISCAS'06,Kos,Greece